Patent application number | Description | Published |
20110228585 | VARIABLE RESISTANCE MEMORY DEVICE AND RELATED METHOD OF OPERATION - A variable resistance memory device comprises a memory cell comprising a variable resistance device and a select transistor connected in series to the variable resistance device. The variable resistance memory device further comprises a write driver for supplying a write voltage to opposite sides of the memory cell, and a feedback circuit for detecting a resistance change of the variable resistance device and controlling a gate voltage of the select transistor according to the detected resistance change. | 09-22-2011 |
20110233796 | Semiconductor Devices and Electronic Systems - A semiconductor device and an electronic system are provided. The semiconductor device includes a lower conductive pattern, and an intermediate conductive pattern on the lower conductive pattern. An upper conductive pattern is provided on the intermediate conductive pattern and is electrically connected to the intermediate conductive pattern. The intermediate conductive pattern includes a first portion and a second portion that extends from a part of the first portion and that is disposed at a higher level from the lower conductive pattern than the first portion. The upper conductive pattern is disposed on the first portion of the intermediate conductive pattern and has a top surface that is disposed at a higher level from the lower conductive pattern than the second portion of the intermediate conductive pattern. | 09-29-2011 |
20110272764 | Semiconductor Device Having e-Fuse Structure And Method Of Fabricating The Same - A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion. | 11-10-2011 |
20120211072 | Solar Cell And Method Of Manufacturing Same - Example embodiments of a solar cell including a semiconductor substrate, an N emitter layer formed on a light-absorbing surface of the semiconductor substrate, a p+ region formed on the light-absorbing surface of the semiconductor substrate, a first electrode electrically connected to the p+ region, a second electrode separately formed from the first electrode on the light-absorbing surface of the semiconductor substrate and electrically connected to the N emitter layer, and an auxiliary layer inducing an N+ back surface field (BSF) on the opposite surface to the light-absorbing surface of the semiconductor substrate, and a method of manufacturing the solar cell are provided. | 08-23-2012 |
20120247544 | SOLAR CELL - According to example embodiments, a solar cell includes a plurality of unit portions. Each of the unit portions may have a stacked structure including a plurality of photoelectric members and at least one insulating layer disposed between the photoelectric members. The photoelectric members in different levels may have different energy bandgaps. The photoelectric members in a level may be connected to each other. | 10-04-2012 |
20120266933 | SOLAR CELL - According to example embodiments, a solar cell includes a first unit portion, a second unit portion, and an insulating layer. The first and second unit portions may have different bandgaps, and the insulating layer may be between the first unit portion and the second unit portion. | 10-25-2012 |
20130183802 | SEMICONDUCTOR DEVICES HAVING E-FUSE STRUCTURES AND METHODS OF FABRICATING THE SAME - A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion. | 07-18-2013 |
20140021580 | SEMICONDUCTOR DEVICES HAVING E-FUSE STRUCTURES AND METHODS OF FABRICATING THE SAME - A semiconductor device includes: an e-fuse gate, a floating pattern between the e-fuse gate and an e-fuse active portion, a blocking dielectric pattern between the floating pattern and the e-fuse gate, and an e-fuse dielectric layer between the floating pattern and the e-fuse active portion. The floating pattern includes a first portion between the e-fuse gate and the e-fuse active portion and a pair of second portions extended upward along both sidewalls of the e-fuse gate from both edges of the first portion. | 01-23-2014 |