Patent application title: ELECTRONIC DEVICE USING TWO DIMENSIONAL SEMICONDUCTOR MATERIAL
Inventors:
IPC8 Class: AH01L310336FI
USPC Class:
1 1
Class name:
Publication date: 2020-06-18
Patent application number: 20200194602
Abstract:
Provided is an electronic device containing: a two-dimensional
semiconductor material; and another heterogeneous material adjacent to
the two-dimensional semiconductor material, wherein the heterogeneous
material is doped with an impurity of a type different from the
two-dimensional semiconductor material or has a band gap different from
the two-dimensional semiconductor material.Claims:
1. An electronic device comprising: a two-dimensional semiconductor
material; and another heterogeneous material adjacent to the
two-dimensional semiconductor material, wherein the heterogeneous
material is doped with an impurity of a type different from the
two-dimensional semiconductor material or has a band gap different from
the two-dimensional semiconductor material.
2. The electronic device according to claim 1, wherein the two-dimensional semiconductor material comprises a transition metal dichalcogenide compound.
3. The electronic device according to claim 2, wherein the another heterogeneous material is a silicon substrate doped with an impurity of a type different from the two-dimensional semiconductor material and the thickness of a depletion layer of a PN junction between the two-dimensional semiconductor material and the silicon substrate is controlled by the thickness of the two-dimensional semiconductor material.
4. The electronic device according to claim 3, wherein the electronic device is a photodiode.
5. The electronic device according to claim 1, wherein the heterogeneous material is a semiconductor material having a wider band gap than the two-dimensional semiconductor material.
6. The electronic device according to claim 5, wherein the electronic device is a transistor and a two-dimensional electron gas (2DEG) is formed in the transistor due to the band gap difference of the two-dimensional semiconductor material and the heterogeneous material.
7. The electronic device according to claim 6, wherein the two-dimensional semiconductor material is MoS.sub.2, the heterogeneous material is GaS and the GaS is adjacent to the gate electrode.
8.
Description:
TECHNICAL FIELD
[0001] The present disclosure relates to an electronic device using a two-dimensional semiconductor material, more particularly to an electronic device using the relationship between a two-dimensional semiconductor material and another material.
BACKGROUND ART
[0002] Two-dimensional semiconductor materials have drawn attentions due to their superior electrical, mechanical and optical properties. The two-dimensional semiconductor commonly refers to a layered semiconductor material which has strong covalent bonds in the horizontal direction and weak van der Waals bonds in the vertical direction. Although various devices using two-dimensional semiconductor materials, e.g., transition metal dichalcogenide compounds, are disclosed, effective application to devices has not been reported yet.
[0003] For example, Korean Patent Publication No. 10-2017-0098053 discloses a thin-film transistor using a transition metal dichalcogenide compound as a channel material on a substrate. However, it uses a two-dimensional semiconductor material as a general channel material and a technology of improving device characteristics by using junction between a two-dimensional material and an adjacent heterogeneous material has not been disclosed.
DISCLOSURE
Technical Problem
[0004] The present disclosure is directed to providing an electronic device using the relationship between a two-dimensional semiconductor material and another material.
Technical Solution
[0005] The present disclosure provides an electronic device containing: a two-dimensional semiconductor material; and another heterogeneous material adjacent to the two-dimensional semiconductor material, wherein the heterogeneous material is doped with an impurity of a type different from the two-dimensional semiconductor material or has a band gap different from the two-dimensional semiconductor material.
[0006] In an exemplary embodiment of the present disclosure, the two-dimensional semiconductor material includes a transition metal dichalcogenide compound.
[0007] In an exemplary embodiment of the present disclosure, the another heterogeneous material is a silicon substrate doped with an impurity of a type different from the two-dimensional semiconductor material and the characteristics of a depletion layer of a PN junction between the two-dimensional semiconductor material and the silicon substrate are controlled by the thickness of the two-dimensional semiconductor material.
[0008] In an exemplary embodiment of the present disclosure, the electronic device is a photodiode.
[0009] In an exemplary embodiment of the present disclosure, the heterogeneous material has a wider band gap than the two-dimensional semiconductor material.
[0010] In an exemplary embodiment of the present disclosure, the electronic device is a transistor and a two-dimensional electron gas (2DEG) is formed in the transistor due to the band gap difference of the two-dimensional semiconductor material and the heterogeneous material.
[0011] In an exemplary embodiment of the present disclosure, the two-dimensional semiconductor material is MoS.sub.2, the heterogeneous material is GaS and the GaS is adjacent to the gate electrode.
[0012] In an exemplary embodiment of the present disclosure, the heterogeneous material is crystalline and has insulating property of interrupting leakage current when an electric field is applied to the gate electrode.
Advantageous Effects
[0013] According to the present disclosure, a device with improved characteristics may be provided by using the junction characteristics between a two-dimensional material, e.g., a transition metal dichalcogenide compound thin film, and another material adjacent thereto (e.g., a doped silicon substrate or a semiconductor material having a different band gap such as GaS).
BRIEF DESCRIPTION OF DRAWINGS
[0014] FIG. 1 shows a cross-sectional view of a Si--MoS.sub.2 photodiode of the present disclosure and a condition for optical experiment.
[0015] FIG. 2 is an optical microscopic image of a Si--MoS.sub.2 photodiode prepared according to an exemplary embodiment of the present disclosure and FIG. 3 shows a result of measuring photoresponsivity depending on the thickness of MoS.sub.2.
[0016] FIG. 4 shows a result of analyzing low-frequency noise characteristics of a photodiode prepared according to an exemplary embodiment of the present disclosure depending on the thickness of MoS.sub.2.
[0017] FIG. 5 is the energy band diagram of a MoS.sub.2--GaS heterojunction structure-based high-speed transistor device according to the present disclosure.
[0018] FIG. 6 is an electron microscopic cross-sectional view of a MoS.sub.2--GaS heterojunction structure-based high-speed transistor device.
[0019] FIG. 7 is an electron microscopic plan view of a MoS.sub.2--GaS heterojunction structure-based high-speed transistor device.
[0020] FIG. 8 shows the I-V characteristics of a MoS.sub.2--GaS transistor according to the present disclosure.
BEST MODE
[0021] The present disclosure provides a device with improved characteristics by using the junction characteristics between a two-dimensional material, e.g., a transition metal dichalcogenide compound thin film, and another material adjacent thereto (e.g., a doped silicon substrate or a semiconductor material having a different band gap such as GaS).
[0022] In an exemplary embodiment of the present disclosure, the commonly semiconductor silicon and a two-dimensional semiconductor material are used to prepare a photodetecting device exhibiting superior responsivity. In particular, when a van der Waals layered two-dimensional semiconductor is used together with silicon, a PN junction having an ideal step junction or abrupt junction may be formed.
[0023] In general, the thickness of a depletion layer of a PN junction can be known if the doping concentration of two semiconductors is known. The present disclosure is advantageous in that the control of material characteristics corresponding to the thickness of the depletion layer (e.g., noise) is possible through the control of the thickness of the two-dimensional material in atomic layer scale.
[0024] In an example of the present disclosure, a photodiode device was prepared using the typical two-dimensional n-type semiconductor MoS.sub.2 and p-type doped silicon and photoresponsivity and low-frequency noise characteristics were investigated while controlling the thickness of MoS.sub.2. By optimizing the thickness of the two-dimensional material corresponding to the thickness of the depletion layer formed at the PN junction, the photoresponsivity and noise characteristics of the photodiode device can be improved.
[0025] In another exemplary embodiment of the present disclosure, a channel material having a heterojunction structure is prepared by forming two-dimensional semiconductor materials having different band gaps (high and low band gaps) and an energy well and a thin layer of two-dimensional electron gas (2DEG) are formed at the interface of the two semiconductors.
[0026] The 2DEG channel is well known in the GaAs/GaAlAs heterojunction structure and is used widely for a high-speed transistor because high mobility can be ensured. However, the formation of the two-dimensional semiconductor material has not been researched yet. That is to say, by forming a heterojunction structure through van der Waals junction from a layered two-dimensional material having no dangling bonds in the vertical direction, defects due to lattice mismatch can be removed. In addition, the mobility of the transistor may be increased due to reduced charge scattering and roughness scattering because of softer interface and less traps.
[0027] In an exemplary embodiment of the present disclosure, the electronic device is a transistor, wherein a channel material is formed from the two-dimensional semiconductor material and the heterogeneous material. The heterogeneous material may serve as an insulator interrupting leakage current from the gate electrode.
[0028] Hereinafter, a device using the junction between a two-dimensional semiconductor material and a heterogeneous material according to the present disclosure is described in more detail through two examples. Example 1 and Test Example 1 are examples of a photodiode using the junction with silicon and Example 2 and Test Example 2 are examples of a transistor device using the junction with a GaS thin film.
Example 1
[0029] First, a pattern was formed on a SiO.sub.2-deposited silicon wafer with a thickness of 90 nm using a 400 pmt-sized square mask by photolithography and the SiO.sub.2 was etched by immersing the sample in a buffered oxide etchant (BOE) for 2 minutes.
[0030] Then, MoS.sub.2 crystal flakes were mechanically exfoliated from another SiO.sub.2-deposited silicon wafer with a thickness of 90 nm using a Scotch tape. Then, MoS.sub.2 with a thickness of 20-90 nm was detected using a microscope. Polypropylene carbonate (PPC) was spin-coated onto the desired MoS.sub.2 flakes. Then, a PN junction was formed by transferring MoS.sub.2 to the sample with the SiO.sub.2 etched in square shape using polydimethylsiloxane (PDMS), an aligning apparatus and a microscope. Then, an electrode was patterned by photolithography and Ti/Au (10 nm/40 nm) was deposited by thermal deposition, followed by lift-off.
Example 2
[0031] MoS.sub.2 crystal flakes were mechanically exfoliated from a SiO.sub.2-deposited silicon wafer with a thickness of 90 nm using a Scotch tape. Then, thin MoS.sub.2 flakes with a thickness of 10 nm were detected using a microscope. For formation of source and drain electrodes of a transistor, patterning was performed by photolithography. Then, after depositing Ti/Au (10 nm/40 nm) by thermal deposition, lift-off was conducted. Then, GaS crystal flakes were mechanically exfoliated from another 90-nm SiO.sub.2 wafer using a Scotch tape. Polypropylene carbonate was spin-coated onto the thin GaS flakes. Then, thin GaS flakes were transferred onto the prepared MoS.sub.2 source-drain device using PDMS, an aligning apparatus and a microscope. After patterning a gate electrode by photolithography and depositing Pd/Au (2 nm/20 nm) by thermal deposition, lift-off was conducted.
Test Example 1
[0032] FIG. 1 shows a cross-sectional view of the Si--MoS.sub.2 photodiode of the present disclosure and a condition for optical experiment.
[0033] Referring to FIG. 1, the photodiode has the n-type two-dimensional semiconductor material thin film (MoS.sub.2) formed on the p-type silicon substrate. The photodiode shown in FIG. 1 was tested by grounding the electrode contacted with silicon, applying a voltage to MoS.sub.2 and the grounded electrode and irradiating a laser light to the Si--MoS.sub.2 PN junction.
[0034] FIG. 2 is an optical microscopic image of the Si--MoS.sub.2 photodiode prepared according to an exemplary embodiment of the present disclosure and FIG. 3 shows a result of measuring photoresponsivity depending on the thickness of MoS.sub.2.
[0035] Referring to FIG. 3, the Si--MoS.sub.2 photodiode prepared from MoS.sub.2 with a thickness of 48 nm showed the highest photoresponsivity.
[0036] FIG. 4 shows a result of analyzing the low-frequency noise characteristics of the photodiode prepared according to an exemplary embodiment of the present disclosure depending on the thickness of MoS.sub.2.
[0037] Referring to FIG. 4, it can be seen that the noise intensity was the lowest when the thickness was 48 nm. Through this, it can be seen that photoresponsivity and noise characteristics can be optimized by controlling the thickness of the depletion layer of the PN junction by precisely controlling the thickness of MoS.sub.2.
Test Example 2
[0038] FIG. 5 is the energy band diagram of the MoS.sub.2--GaS heterojunction structure-based high-speed transistor device according to the present disclosure.
[0039] Referring to FIG. 5, MoS.sub.2 has a band gap of approximately 1.2-1.8 eV and GaS has a band gap of 3.3-3.4 eV depending on thickness. Because the two materials have different band gaps and adequate energy band offsets, it is expected that a quantum well and a 2DEG may be formed at the interface of the heterojunction structure. Because GaS forms a Schottky junction with the gate electrode, it can serve as an insulator interrupting gate leakage current.
[0040] FIG. 6 is an electron microscopic cross-sectional view of the MoS.sub.2--GaS heterojunction structure-based high-speed transistor device.
[0041] Referring to FIG. 6, a van der Waals junction with a smooth surface can be formed by forming the two-dimensional layered semiconductor.
[0042] FIG. 7 is an electron microscopic plan view of the MoS.sub.2--GaS heterojunction structure-based high-speed transistor device.
[0043] Referring to FIG. 7, the MoS.sub.2--GaS high-speed transistor device may be prepared by a commonly employed photolithography process.
[0044] FIG. 8 shows the I-V characteristics of the MoS.sub.2--GaS transistor according to the present disclosure.
[0045] Referring to FIG. 8, it can be seen from the transfer curve and the output curve that the transistor operates normally.
[0046] FIG. 9 is the energy band gap diagram of the transistor according to the present disclosure (Gas/MoS.sub.2).
[0047] Referring to FIG. 9, a quantum well (QW) is formed at the interface of two semiconductors due to the conduction band offset. The formed 2DEG is confined in the quantum well and improves electron mobility by reducing impurity scattering because it is spatially apart from inside the gate insulator or the defect present in the MoS.sub.2 channel.
[0048] In the present disclosure, the quantum well is formed at the interface of the band gap energy-controlled semiconductors. Because the commonly used gate insulator Al.sub.2O.sub.3 has lower carrier density than GaS having semiconductor characteristics, it is difficult to form band banding of the MoS.sub.2 and, thus, it is difficult to form a quantum dot.
[0049] Accordingly, for Al.sub.2O.sub.3, the channel of the transistor is not confined and the channel becomes closer to the insulator as the gating electric field is stronger. Also, it is greatly affected by the impurity scattering caused by the defect present inside the insulator.
[0050] However, for the crystalline GaS, the effect of gating is smaller because the defect density is lower than the amorphous Al.sub.2O.sub.3 and the two semiconductors are formed as two layers. Accordingly, the transistor according to the present disclosure using the GaS--MoS.sub.2 structure can increase channel mobility.
User Contributions:
Comment about this patent or add new information about this topic:
People who visited this patent also read: | |
Patent application number | Title |
---|---|
20190285953 | DISPLAY DEVICE AND MANUFACTURING METHOD THEREOF |
20190285952 | LIQUID CRYSTAL DISPLAY DEVICE |
20190285951 | LIQUID CRYSTAL DISPLAY DEVICE AND METHOD FOR PRODUCING SAME |
20190285950 | Displays with Direct-lit Backlight Units Including Light-Emitting Diodes and Encapsulant |
20190285949 | BACKLIGHT MODULE |