Patents - stay tuned to the technology

Inventors list

Assignees list

Classification tree browser

Top 100 Inventors

Top 100 Assignees

Patent application title: BUMPING PROCESS AND STRUCTURE THEREOF

Inventors:  Chih-Ming Kuo (Hsinchu County, TW)  Chih-Ming Kuo (Hsinchu County, TW)  Yie-Chuan Chiu (Hsinchu City, TW)  Lung-Hua Ho (Hsinchu City, TW)  Lung-Hua Ho (Hsinchu City, TW)
Assignees:  CHIPBOND TECHNOLOGY CORPORATION
IPC8 Class: AH01L23498FI
USPC Class: 257737
Class name: Active solid-state devices (e.g., transistors, solid-state diodes) combined with electrical contact or lead bump leads
Publication date: 2013-08-01
Patent application number: 20130193570



Abstract:

A bumping process includes providing a silicon substrate; forming a titanium-containing metal layer on silicon substrate, the titanium-containing metal layer comprises a plurality of first areas and a plurality of second areas; forming a first photoresist layer on titanium-containing metal layer; patterning the first photoresist layer to form a plurality of first opening slots; forming a plurality of copper bumps within first opening slots, said copper bump comprises a first top surface and a first ring surface; removing the first photoresist layer; forming a second photoresist layer on titanium-containing metal layer; patterning the second photoresist layer to form a plurality of second opening slots; forming a plurality of bump isolation layers at spaces, the first top surfaces and the first ring surfaces; forming a plurality of connective layers on bump isolation layers; removing the second photoresist layer, removing the second areas to form an under bump metallurgy layer.

Claims:

1. A bumping process at least comprising: providing a silicon substrate having a surface, a plurality of bond pads disposed on said surface, and a protective layer disposed on said surface, wherein the protective layer comprises a plurality of openings, and the bond pads are revealed by the openings; forming a titanium-containing metal layer on the silicon substrate, said titanium-containing metal layer covers the protective layer and the bond pads, and said titanium-containing metal layer comprises a plurality of first areas and a plurality of second areas located outside the first areas; forming a first photoresist layer on the titanium-containing metal layer; patterning the first photoresist layer to form a plurality of first opening slots, wherein each of the first opening slots is corresponded to each of the first areas of the titanium-containing metal layer; forming a plurality of copper bumps within the first opening slots, wherein each of the copper bumps comprises a first top surface and a first ring surface; removing the first photoresist layer to reveal the first top surfaces of the copper bumps, the first ring surfaces, and the second areas of the titanium-containing metal layer; forming a second photoresist layer on the titanium-containing metal layer and covering the copper bumps with the second photoresist layer; patterning the second photoresist layer to form a plurality of second opening slots, wherein each of the second opening slots is corresponded to each of the copper bumps and comprises an inner lateral surface, and a space located between the inner lateral surface of each of the second opening slots and the first ring surface of each of the copper bumps; forming a plurality of bump isolation layers at the spaces, the first top surfaces and the first ring surfaces of each of the copper bumps, and each of the bump isolation layers comprises a second top surface; forming a plurality of connective layers on the second top surfaces of the bump isolation layers; removing the second photoresist layer; and removing the second areas of the titanium-containing metal layer and enabling each of the first areas of the titanium-containing metal layer to form an under bump metallurgy layer located beneath the copper bump.

2. The bumping process in accordance with claim 1, wherein the protective layer further comprises an exposing surface, each of the bump isolation layers further comprises a bottom surface, and an interval is located between the exposing surface and the bottom surface.

3. The bumping process in accordance with claim 1, wherein each of the under bump metallurgy layers comprises a second ring surface having a first outer circumference, each of the bump isolation layers comprises a third ring surface having a second outer circumference, and the second outer circumference is not smaller than the first outer circumference.

4. The bumping process in accordance with claim 1, wherein each of the under bump metallurgy layers comprises a second ring surface, each of the first ring surfaces and each of the second ring surfaces are coplanar.

5. The bumping process in accordance with claim 3, wherein each of the under bump metallurgy layers comprises a second ring surface, each of the first ring surfaces and each of the second ring surfaces are coplanar.

6. The bumping process in accordance with claim 1, wherein the material of the under bump metallurgy layers can be selected from one of titanium/tungsten/gold, titanium/copper or titanium/tungsten/copper.

7. The bumping process in accordance with claim 1, wherein the material of the connective layers can be gold.

8. The bumping process in accordance with claim 1, wherein the material of the bump isolation layers can be chosen from one of nickel, palladium, gold or alloy of mentioned metals.

9. A bump structure at least includes: a silicon substrate having a surface, a plurality of bond pads disposed on the surface, and a protective layer disposed on the surface, wherein the protective layer comprises a plurality of openings, and the bond pads are revealed by the openings; a plurality of under bump metallurgy layers formed on the bond pads; a plurality of copper bumps formed on the under bump metallurgy layers, and each of the copper bumps comprises a first top surface and a first ring surface; a plurality of bump isolation layers, wherein each of the bump isolation layers covers the first top surface and the first ring surface of each of the copper bumps and comprises a second top surface, wherein, after an etching process is performed to remove part of each of the under bump metallurgy layers which is not located under each of the copper bumps, a slot is thereby formed between the protective layer and each of the bump isolation layers and each of the under bump metallurgy layers is surrounded by the slot; and a plurality of connective layers formed on the second top surfaces of the bump isolation layers.

10. The bump structure in accordance with claim 9, wherein the protective layer further comprises an exposing surface, each of the bump isolation layers further comprises a bottom surface, and an interval located between the exposing surface and the bottom surface.

11. The bump structure in accordance with claim 9, wherein each of the under bump metallurgy layers comprises a second ring surface having a first outer circumference, each of the bump isolation layers comprises a third ring surface having a second outer circumference, and the second outer circumference is not smaller than the first outer circumference.

12. The bump structure in accordance with claim 9, wherein each of the under bump metallurgy layers comprises a second ring surface, each of the first ring surfaces and each of the second ring surfaces are coplanar.

13. The bump structure in accordance with claim 11, wherein each of the under bump metallurgy layers comprises a second ring surface, each of the first ring surfaces and each of the second ring surfaces are coplanar.

14. The bump structure in accordance with claim 9, wherein the material of the under bump metallurgy layers is selected from one of titanium/tungsten/gold, titanium/copper or titanium/tungsten/copper.

15. The bump structure in accordance with claim 9, wherein the material of the connective layers is gold.

16. The bump structure in accordance with claim 9, wherein the material of the bump isolation layers is chosen from one of nickel, palladium, gold or alloy of mentioned metals.

Description:

FIELD OF THE INVENTION

[0001] The present invention is generally related to a bumping process and structure thereof, which particularly relates to the bumping process which improves manufacturing yield.

BACKGROUND OF THE INVENTION

[0002] Modern electronic products gradually lead a direction of light, thin, short, and small. Accordingly, the layout density of interior circuit for electronic product becomes more concentrated consequentially. However, a short distance between two adjacent electronic connection devices makes a short phenomenon easily occurred in circuit layout.

SUMMARY

[0003] The primary object of the present invention is to provide a bumping process comprising the steps of providing a silicon substrate having a surface, a plurality of bond pads disposed on said surface, and a protective layer disposed on said surface, wherein the protective layer comprises a plurality of openings, and the bond pads are revealed by the openings; forming a titanium-containing metal layer on the silicon substrate, said titanium-containing metal layer covers the protective layer and the bond pads and comprises a plurality of first areas and a plurality of second areas located outside the first areas; forming a first photoresist layer on the titanium-containing metal layer; patterning the first photoresist layer to form a plurality of first opening slots, wherein each of the first opening slots is corresponded to each of the first areas of the titanium-containing metal layer; forming a plurality of copper bumps within the first opening slots, each of the copper bumps comprises a first top surface and a first ring surface; removing the first photoresist layer to reveal the first top surfaces of the copper bumps, the first ring surfaces, and the second areas of the titanium-containing metal layer; forming a second photoresist layer on the titanium-containing metal layer and covering the copper bumps with the second photoresist layer; patterning the second photoresist layer to form a plurality of second opening slots, wherein each of the second opening slots is corresponded to each of the copper bumps and comprises an inner lateral surface, and a space located between the inner lateral surface of each of the second opening slots and the first ring surface of each of the copper bumps; forming a plurality of bump isolation layers at the spaces, the first top surfaces and the first ring surfaces, and each of the bump isolation layers comprises a second top surface; forming a plurality of connective layers on the second top surfaces of the bump isolation layers; removing the second photoresist layer; removing the second areas of the titanium-containing metal layer and enabling each of the first areas of the titanium-containing metal layer to form an under bump metallurgy layer located beneath the copper bump. Owning to the reason that each of the bump isolation layers covers the first ring surface and the first top surface of each of the copper bumps, a short phenomenon occurred between two adjacent copper bumps via dissociation of copper ions can be prevented. Therefore, the distance between two adjacent copper bumps can be reduced so as to increase the circuit layout density.

DESCRIPTION OF THE DRAWINGS

[0004] FIG. 1 is a manufacturing flow illustrating a bumping process in accordance with a preferred embodiment of the present invention.

[0005] FIGS. 2A to 2L are section diagrams illustrating the bumping process in accordance with a preferred embodiment of the present invention.

DETAILED DESCRIPTION OF THE INVENTION

[0006] With reference to FIGS. 1 and 2A-2L, a bumping process in accordance with a preferred embodiment of the present invention comprises the steps described as followed. First, referring to step 10 of FIG. 1 and FIG. 2A, providing a silicon substrate 110 having a surface 111, a plurality of bond pads 112 disposed on said surface 111, and a protective layer 113 disposed on said surface 111, wherein the protective layer 113 comprises a plurality of openings 113a, and the bond pads 112 are revealed by the openings 113a. Next, with reference to step 11 of FIG. 1 and FIG. 2B, forming a titanium-containing metal layer 200 on the silicon substrate 110, said titanium-containing metal layer 200 covers the protective layer 113 and the bond pads 112, and said titanium-containing metal layer 200 comprises a plurality of first areas 210 and a plurality of second areas 220 located outside the first areas 210. Thereafter, referring to step 12 of FIG. 1 and FIG. 2c, forming a first photoresist layer 300 on the titanium-containing metal layer 200. Then, referring to step 13 of FIG. 1 and FIG. 2D, patterning the first photoresist layer 300 to form a plurality of first opening slots 310, wherein each of the first opening slots 310 is corresponded to each of the first areas 210 of the titanium-containing metal layer 200. Afterwards, with reference to step 14 of FIG. 1 and FIG. 2E, forming a plurality of copper bumps 120 within the first opening slots 310, each of the copper bumps 120 comprises a first top surface 121 and a first ring surface 122. Then, with reference to step 15 of FIG. 1 and FIG. 2F, removing the first photoresist layer 300 to reveal the first top surfaces 121, the first ring surface 122 of the copper bumps 120 and the second areas 220 of the titanium-containing metal layer 200. Next, with reference to step 16 of FIG. 1 and FIG. 2G, forming a second photoresist layer 400 on the titanium-containing metal layer 200 and covering the copper bumps 120 with the second photoresist layer 400.

[0007] Next, with reference to step 17 of FIG. 1 and FIG. 2H, patterning the second photoresist layer 400 to form a plurality of second opening slots 410, wherein each of the second opening slots 410 is corresponded to each of the copper bumps 120 and comprises an inner lateral surface 411, and a space S is located between the inner lateral surface 411 of each of the second opening slots 410 and the first ring surface 122 of each of the copper bumps 120. Then, referring to step 18 of FIG. 1 and FIG. 21, forming a plurality of bump isolation layers 130 at the spaces S, the first top surfaces 121 and the first ring surfaces 122 of each of the copper bumps 120, wherein the bump isolation layer 130 comprises a second top surface 131. In this embodiment, the material of the bump isolation layers 130 can be chosen from one of nickel, palladium, gold or alloy of mentioned metals. Thereafter, referring to step 19 of FIG. 1 and FIG. 2J, forming a plurality of connective layers 140 on the second top surfaces 131 of the bump isolation layers 130. In this embodiment, the material of the connective layers 140 can be gold. Then, referring to step 20 of FIG. 1 and FIG. 2K, step 20 describes removing the second photoresist layer 400. Eventually, with reference to step 21 of FIG. 1 and FIG. 2L, removing the second areas 220 of the titanium-containing metal layer 200 and enabling each of the first areas 210 of the titanium-containing metal layer 200 to form an under bump metallurgy layer 150 located beneath the copper bump 120. The material of the under bump metallurgy layer 150 can be selected from one of titanium/tungsten/gold, titanium/copper or titanium/tungsten/copper. In this embodiment, each of the under bump metallurgy layers 150 comprises a second ring surface 151 having a first outer circumference 151 a, each of the bump isolation layers 130 comprises a third ring surface 132 having a second outer circumference 132a, and the second outer circumference 132a is not smaller than the first outer circumference 151a. Besides, the second ring surface 151 of each of the under bump metallurgy layers 150 and the first ring surface 122 of each of the copper bumps 120 are coplanar. In addition, the protective layer 113 further comprises an exposing surface 113b, each of the bump isolation layers 130 further comprises a bottom surface 133, and an interval G is located between the exposing surface 113b and the bottom surface 133. Owning to the reason that each of the bump isolation layers 130 covers the first ring surface 122 and the first top surface 121 of each of the copper bumps 120, a short phenomenon occurred between two adjacent copper bumps 120 via dissociation of copper ions can be prevented. Therefore, the distance between two adjacent copper bumps 120 can be effectively reduced so as to increase circuit layout density.

[0008] Referring to FIG. 2L again, a bump structure 100 in accordance with a preferred embodiment at least includes a silicon substrate 110, a plurality of under bump metallurgy layers 150, a plurality of copper bumps 120, a plurality of bump isolation layers 130, and a plurality of connective layers 140. The silicon substrate 110 comprises a surface 111, a plurality of bond pads 112 disposed on the surface 111, and a protective layer 113 disposed on the surface 111, wherein the protective layer 113 comprises a plurality of openings 113a and an exposing surface 113b, and the bond pads 112 are revealed by the openings 113a. The under bump metallurgy layers 150 are formed on the bond pads 112, and the material of the under bump metallurgy layers 150 can be chosen from titanium/tungsten/gold, titanium/copper or titanium/tungsten/copper. Each of the copper bumps 120 is formed on each of the under bump metallurgy layers 150 and comprises a first top surface 121 and a first ring surface 122. In this embodiment, each of the under bump metallurgy layers 150 comprises a second ring surface 151 having a first outer circumference 151a, wherein the second ring surface 151 of each of the under bump metallurgy layers 150 and the first ring surface 122 of each of the copper bumps 120 are coplanar. The bump isolation layer 130 covers the first top surface 121 and the first ring wall 122 of each of the copper bump 120. Each of the bump isolation layers 130 comprises a second top surface 131, a third ring surface 132 and a bottom surface 133. The third ring surface 132 comprises a second outer circumference 132a, and the second outer circumference 132a is not smaller than the first outer circumference 151a of the second ring surface 151. An interval G is located between the exposing surface 113b of the protective layer 113 and the bottom surface 133 of each of the bump isolation layer 130. In this embodiment, the material of the bump isolation layers 130 can be chosen from one of nickel, palladium, gold or alloy of mentioned metals. The connective layers 140 are formed on the second top surfaces 131 of the bump isolation layers 130, and the material of the connective layers 140 can be gold.

[0009] While this invention has been particularly illustrated and described in detail with respect to the preferred embodiments thereof, it will be clearly understood by those skilled in the art that it is not limited to the specific features and describes and various modifications and changes in form and details may be made without departing from the spirit and scope of this invention.


Patent applications by Chih-Ming Kuo, Hsinchu County TW

Patent applications by Lung-Hua Ho, Hsinchu City TW

Patent applications by Yie-Chuan Chiu, Hsinchu City TW

Patent applications by CHIPBOND TECHNOLOGY CORPORATION

Patent applications in class Bump leads

Patent applications in all subclasses Bump leads


User Contributions:

Comment about this patent or add new information about this topic:

CAPTCHA
Similar patent applications:
DateTitle
2013-05-16Plating process and structure
2013-06-06Plating process and structure
2014-05-15Method for manufacturing thin film transistor, and thin film transistor thereof
2014-05-15Packaging photon building blocks having only top side connections in a molded interconnect structure
2011-05-05Buried bit line process and scheme
New patent applications in this class:
DateTitle
2022-05-05Rf devices with enhanced performance and methods of forming the same
2022-05-05Pillar bump with noble metal seed layer for advanced heterogeneous integration
2022-05-05Pad structure for enhanced bondability
2019-05-16Package structure and method of manufacturing the same
2019-05-16Chip-on-chip structure and methods of manufacture
New patent applications from these inventors:
DateTitle
2014-08-07Semiconductor package process and structure thereof
2014-05-22Semiconductor manufacturing method and semiconductor structure thereof
2014-05-01Semiconductor manufacturing method, semiconductor structure and package structure thereof
Top Inventors for class "Active solid-state devices (e.g., transistors, solid-state diodes)"
RankInventor's name
1Shunpei Yamazaki
2Shunpei Yamazaki
3Kangguo Cheng
4Huilong Zhu
5Chen-Hua Yu
Website © 2025 Advameg, Inc.