Patent application number | Description | Published |
20100181687 | SEMICONDUCTOR DEVICE INCLUDING SINGLE CIRCUIT ELEMENT - A semiconductor device includes a chip. The chip includes a single circuit element formed in a semiconductor substrate, a first metal layer on a first face of the semiconductor substrate, and a second metal layer on a second face of the semiconductor substrate opposite the first face. The first metal layer and the second metal layer are configured for accessing the single circuit element. A smaller of a first width of the first face of the semiconductor substrate and a second width of the first face of the semiconductor substrate perpendicular to the first width is less than or equal to a distance between an exposed face of the first metal layer parallel to the first face of the semiconductor substrate and an exposed face of the second metal layer parallel to the second face of the semiconductor substrate. | 07-22-2010 |
20110127314 | BONDING MATERIAL WITH EXOTHERMICALLY REACTIVE HETEROSTRUCTURES - A bonding material including a meltable joining material and a plurality of heterostructures distributed throughout the meltable joining material, the heterostructures comprising at least a first material and a second material capable of conducting a self-sustaining exothermic reaction upon initiation by an external energy to generate heat sufficient to melt the meltable joining material. | 06-02-2011 |
20130341780 | CHIP ARRANGEMENTS AND A METHOD FOR FORMING A CHIP ARRANGEMENT - A chip arrangement is provided. The chip arrangement including: a chip including at least one electrically conductive contact; a passivation material formed over the at least one electrically conductive contact; an encapsulation material formed over the passivation material; one or more holes formed through the encapsulation material and the passivation material, wherein the passivation material at least partially surrounds the one or more holes; and electrically conductive material provided within the one or more holes, wherein the electrically conductive material is electrically connected to the at least one electrically conductive contact. | 12-26-2013 |
20140145319 | Semicondutor Packages and Methods of Fabrication Thereof - In accordance with an embodiment of the present invention, a semiconductor device includes a semiconductor chip having a first side and an opposite second side, and a chip contact pad disposed on the first side of the semiconductor chip. A dielectric liner is disposed over the semiconductor chip. The dielectric liner includes a plurality of openings over the chip contact pad. A interconnect contacts the semiconductor chip through the plurality of openings at the chip contact pad. | 05-29-2014 |
20150115475 | DEVICE INCLUDING SEMICONDUCTOR CHIPS AND METHOD FOR PRODUCING SUCH DEVICE - A device includes a first semiconductor chip including a first face, wherein a first contact pad is arranged over the first face. The device further includes a second semiconductor chip including a first face, wherein a first contact pad is arranged over the first face, wherein the first semiconductor chip and the second semiconductor chip are arranged such that the first face of the first semiconductor chip faces in a first direction and the first face of the second semiconductor chip faces in a second direction opposite to the first direction. The first semiconductor chip is located laterally outside of an outline of the second semiconductor chip. | 04-30-2015 |
20150162319 | Semiconductor Device Including Multiple Semiconductor Chips and a Laminate - A semiconductor device includes a laminate, a first semiconductor chip at least partly embedded in the laminate, a second semiconductor chip mounted on a first main surface of the laminate, and a first electrical contact arranged on the first main surface of the laminate. The second semiconductor chip is electrically coupled to the first electrical contact. | 06-11-2015 |
20150194362 | Chip-Embedded Packages with Backside Die Connection - A semiconductor package includes a semiconductor die and a metal clip. In one embodiment, the semiconductor die is embedded in an insulating material and has a first surface facing in a first direction, a second surface facing in a second direction opposite the first direction and an edge extending between the first and second surfaces. The metal clip is embedded in the insulating material above the die and bonded to the second surface of the die. Part of the metal clip extends laterally beyond the edge of the die and vertically in the first direction to provide galvanic redistribution at the second surface of the die. Other embodiments of semiconductor packages are also provided. | 07-09-2015 |
20150221569 | Chip assembling on adhesion layer or dielectric layer, extending beyond chip, on substrate - Electronic module ( | 08-06-2015 |