Patent application number | Description | Published |
20090303110 | CELESTIAL BODY MAPPING SYSTEMS AND METHODS - Systems and methods for mapping a surface of a celestial body containing objects and terrain are provided. One system includes a Synthetic Aperture RADAR (SAR) module configured to capture a high-resolution image of the terrain of at least a portion of the surface and a map module configured to store map data representing the portion of the surface. The system also includes a fusion module configured to combine the high-resolution image and the map data to generate a high-resolution map of the portion of the surface. A method includes orbiting the celestial body, capturing, via the SAR module, a high-resolution image during each orbit, and fusing the captured high-resolution image with a low-resolution map of the surface to generate a high-resolution map of the surface. A computer-readable medium for storing instructions that cause a processor to perform the above method is also provided. | 12-10-2009 |
20100017026 | ROBOTIC SYSTEM WITH SIMULATION AND MISSION PARTITIONS - A robot for accomplishing a mission in a physical environment includes a body; and an operating system coupled to the body and configured to operate the body. The operating system is divided into a plurality of partitions, which includes a simulation partition configured to receive inputs and simulate the mission in a simulated environment corresponding to the physical environment based on the inputs to produce a simulated result, and a mission partition configured to receive the simulated result and determine actions to accomplish the mission based on the simulated result. | 01-21-2010 |
20100082323 | DETERMINISTIC REMOTE INTERFACE UNIT EMULATOR - Devices systems and methods are provided for providing a deterministic remote interface unit (RIU) based on a finite state machine. The RIU emulator uses a sequence controller that is configured to receive a synchronization input and to execute a fixed list of unconditional commands in an invariable order of execution based solely upon the synchronization input. The RIU emulator also uses pre-defined or pre-certified data structures that are specific to one or more interface devices to successfully execute the at least one unconditional command of the plurality when encountered in the invariable order. As such, peripheral devices may be added, removed or updated without recertification by merely inserting pre-certified data structures into memory or deleting them. | 04-01-2010 |
20100183016 | SYSTEM AND METHOD FOR A CROSS CHANNEL DATA LINK - A node comprises a host computer operable to execute application tasks and to transmit data; a local time-triggered Ethernet switch operable to enforce temporal constraints on time-triggered data; and a time-triggered Ethernet controller coupled to the local time-triggered Ethernet switch and operable to be coupled to a time-triggered Ethernet switch in each of a plurality of other control nodes. The time-triggered Ethernet controller is further operable to communicate with the plurality of other control nodes to synchronize a local clock to establish a global time base and to provide a signal to the host computer for the host computer to synchronize execution of the application tasks by the host computer with the execution of application tasks in each of the plurality of other control nodes | 07-22-2010 |
20100275065 | DUAL-DUAL LOCKSTEP PROCESSOR ASSEMBLIES AND MODULES - Processor assemblies and modules are provided. One processor assembly includes first and second processors, and first and second input/output (I/O) interfaces coupled to the first and second processors. The first and/or second I/O interfaces are configured to compare outputs of the first and second processors, and render the first and second processors inactive if the outputs are different. One processor module includes first and second buses coupled to first and second processor assemblies. The first processor assembly includes first and second processors coupled to first and second I/O interfaces, wherein the first I/O interface is coupled to the first bus and the second I/O interface is coupled to the second bus. The second processor assembly includes third and fourth processors coupled to third and fourth I/O interfaces, wherein the third I/O interface is coupled to the first bus and the fourth I/O interface is coupled to the second bus. | 10-28-2010 |
20100306435 | RECONFIGURABLE VIRTUAL BACKPLANE SYSTEMS AND METHODS - Reconfigurable virtual backplane systems and methods are provided. One virtual backplane system includes a bus, and first and second line cards coupled to the bus. Each line card includes a processor including a memory storing an array of configuration tables. Each configuration table stores a listing of processes to be transmitted to or received from the communication bus, wherein a first configuration table is selected from the first line card upon the occurrence of a first event and a second configuration table is selected from the second line card upon the occurrence of a second event. One method includes connecting first and second buses in first and second systems, respectively, to form a bus for a new system. The method further includes detecting the connection of the first and second buses, and reconfiguring the first and second systems to operate as the new system in response to detecting the connection. | 12-02-2010 |
20100324756 | SYSTEMS AND METHODS FOR VALIDATING PREDETERMINED EVENTS IN RECONFIGURABLE CONTROL SYSTEMS - Systems and methods for validating predetermined events in reconfigurable control systems are provided. One method includes receiving, by a plurality of redundant processors operating in a first mode, a notice from two of three redundant sensors that the predetermined event occurred and reconfiguring the plurality of redundant processors to operate in a second mode in response to the notice. Another method includes receiving a first notice that one or more sensors detected that a first vehicle is coupled to a second vehicle at a primary control system and a secondary control system and reconfiguring the primary control system and the secondary control system to operate in another mode at substantially the same time in response to the notice. | 12-23-2010 |
20110214043 | HIGH INTEGRITY DATA BUS FAULT DETECTION USING MULTIPLE SIGNAL COMPONENTS - Methods and apparatus are provided for verifying the integrity of a signal transmitted across a multiple rail data bus. The method and apparatus provide for independently processing a signal by a first processor and a second processor, the first and second processors being connected in parallel thereby generating a first processed signal and a second processed signal. Each of the processed signals is split into a first component sequence and a second component sequence, the first component sequences being different from the second component sequences. It is then determined that the first component sequences are not identical and that the second component sequences are not identical. If either of the first component sequences is not identical, or if either of the second component sequences is not identical, then an error signal is transmitted to a receiving device via a first or second rail of the bus. | 09-01-2011 |
20110241916 | RE-CONFIGURABLE MULTIPURPOSE ANALOG INTERFACE - Systems and apparatus are provided for interfacing a digital controller with an analog input means. The system comprises a digital controller with the input of the digital controller coupled to the output of the analog-to-digital converter. The system further comprises a digital-to-analog converter coupled to an analog interface circuit. The analog interface circuit comprises a reconfigurable RC network switchably coupled to a first amplifier or to a second amplifier. The analog interface circuit further comprises a third amplifier having an input being coupled to an output of the second amplifier and the output of the third amplifier being coupled to the one or more input signal paths to the first amplifier. | 10-06-2011 |
20110264834 | RE-CONFIGURABLE MULTIPURPOSE DIGITAL INTERFACE - Systems and apparatus are provided for a reconfigurable, multi-purpose input/output (I/O) interface. The system comprises a comparator coupled to a means for signal generation. The system further comprises a switch fabric configured to reconfigure the I/O circuit in real time to perform a variety of signal processing, signal generation and built-in-test functions. | 10-27-2011 |
20120038981 | SPACE TELESCOPE SYSTEM - A space telescope system includes, but is not limited to, a support platform configured to orbit astronomical object, a plurality of mirrors mounted to the support platform and spaced apart from one another, the plurality of mirrors being configured to reflect a plurality of focused beams, and a focal plane image combiner positioned to intersect the plurality of focused beams and configured to combine the plurality of focused beams to form a composite image. | 02-16-2012 |
20120068733 | UNIVERSAL FUNCTIONALITY MODULE - Methods and apparatus are provided for a Universal functionality Module (UFM). The apparatus comprises a programmable logic device (PLD) configured to be reprogrammed in real time and a means for universally interfacing the PLD with any effectuator device. The UFM loads a startup personality bit stream from a boot memory, which allows it to read a pin configuration associated with a effectuator device. The UFM receives a function personality associated with the pin configuration, writes the function personality to programmable logic device, and initiates the function personality. | 03-22-2012 |
20120220168 | CABLE INTERFACE DEVICE - A cable interface device is provided for physically and electronically connecting two devices. The cable interface device comprises a first pin pickup assembly electrically connectable to a first multi-pin connector of a first electronic device having a first pin geometry. The device also includes a hardware specific signal routing adapter connected electronically and physically in series with the pin pickup assembly and a second pin pickup assembly electrically connectable to a second pin connector of a second electronic device having a second pin geometry, the second pin geometry being electronically and mechanically different from the first pin geometry. | 08-30-2012 |
20130191584 | DETERMINISTIC HIGH INTEGRITY MULTI-PROCESSOR SYSTEM ON A CHIP - Systems integrated into a single electronic chip are provided for. The systems include a primary shared bus, a secondary shared bus and an embedded dynamic random access memory (eDRAM) including a first port and a second port. The systems also include a primary processor in operable communication with the eDRAM via the first port; and a secondary processor in operable communication with the eDRAM via the secondary bus and the second port, wherein the primary and secondary processors are operating in synchronization. | 07-25-2013 |
20140121862 | CONSOLIDATED VEHICLE PROPULSION CONTROL USING INTEGRATED MODULAR AVIONICS - A vehicle is provided. The vehicle may include, but is not limited to, a virtual backplane, a vehicle management computer communicatively coupled to the first virtual backplane and having a first predetermined schedule, a consolidated propulsion controller communicatively coupled to the virtual backplane and having a second predetermined schedule different from the first predetermined schedule, at least one engine communicatively coupled to the first virtual backplane, each of the at least one engines having a unique schedule, and at least one control system communicatively coupled to the first virtual backplane, each of the at least one control systems having a unique schedule, wherein each of the vehicle management computer, consolidated propulsion controller, at least one engines and at least one control system are configured to add and consume date from the virtual backplane according to their respective schedules. | 05-01-2014 |
20140301384 | INTEGRATED AVIONICS SYSTEMS AND METHODS - Systems and methods are described for synchronizing data in a mobile platform. In one embodiment, a method for synchronizing data in a mobile platform is provided. The method includes: receiving a first synchronization signal at a first remote interface unit from a signal generator; receiving a second synchronization signal at a second remote interface unit from the signal generator; and executing a synchronization state machine of the first and second remote interface units based on the first and second synchronization signals to synchronize outputs of the first and second remote interface units. | 10-09-2014 |