Patent application number | Description | Published |
20110090105 | Fast Readout Method and Switched Capacitor Array Circuitry for Waveform Digitizing - A method relates to a technique for reducing the readout time of switched capacitor array circuitries. An implementation is a SCA chip capable of sampling 12 differential input channels at a sampling speed of 10 MSPS to 5 GSPS. The analog waveform can be stored in 1024 sampling cells per channel, and can be read out after sampling via a shift register. The write signal for the sampling cells is generated by a chain of inverters. The domino wave runs continuously until stopped. A read shift register clocks the contents of the sampling cells to outputs, where it can be digitized. It is possible to read out only a part of the waveform for reducing the digitization time. The high channel density, high analog bandwidth of 450 MHz, and low noise of 0.35 mV makes this chip suited for low power, high speed, high precision waveform digitizing. | 04-21-2011 |
20120298877 | SINGLE PHOTON COUNTING READOUT CHIP WITH NEGLIGIBLE DEAD TIME - A single photon counting pixel detector chip has a negligible dead time and consequentially high frame rates. The detector chip contains: a) a layer of photosensitive material; b) an N×M array of photo-detector diodes arranged in the layer of photosensitive material; and c) a N×M array of readout unit cells. The readout unit cell contains an input interface connected to a diode output interface, a high-gain charge to voltage amplifying device and a pixel counter being connected to an output of the high-gain voltage amplifying device. The pixel counter is split into a first number of nibble counters. The basic counter cell contains a counting element, a switch, a temporary storage element and an output stage. Additionally, the detector chip has a side shift register to read out the nibble counters row-wise with a predetermined number of nibble row selections. | 11-29-2012 |
20140166861 | SINGLE PHOTON COUNTING DETECTOR SYSTEM HAVING IMPROVED COUNTER ARCHITECTURE - A single photon counting detector system has a layer of photosensitive material and an N×M array of photo-detector diodes. Each photo-detector diode has a bias potential interface and a diode output interface. The bias potential interface is connected to bias potential. An N×M array of high gain, low noise readout unit cells is provided, one readout unit cell for each photo-detector diode. Each readout unit cell has an input interface connected to the diode output interface, a high-gain voltage amplifier with an integration capacitor at least two parallel lines of digital counters, each having a comparator with an individually selectable threshold and a gateable section to determine the counting intervals of the digital counters. A multiplexer allows access to the readout cell unit either on a per pixel basis or for several pixels in parallel to read out the digital counter to a data processor transferring the data off chip. | 06-19-2014 |