Patent application number | Description | Published |
20080224164 | Light Emitting Device with a Nanocrystalline Silicon Embedded Insulator Film - A light emitting device using a silicon (Si) nanocrystalline Si insulating film is presented with an associated fabrication method. The method provides a doped semiconductor or metal bottom electrode. Using a high density plasma-enhanced chemical vapor deposition (HDPECVD) process, a Si insulator film is deposited overlying the semiconductor electrode, having a thickness in a range of 30 to 200 nanometers (nm). For example, the film may be SiOx, where X is less than 2, Si3Nx, where X is less than 4, or SiCx, where X is less than 1. The Si insulating film is annealed, and as a result, Si nanocrystals are formed in the film. Then, a transparent metal electrode is formed overlying the Si insulator film. An annealed Si nanocrystalline SiOx film has a turn-on voltage of less than 20 volts, as defined with respect to a surface emission power of greater than 0.03 watt per square meter. | 09-18-2008 |
20080246088 | Self-Aligned Lightly Doped Drain Recessed-Gate Thin-Film Transistor - A recessed-gate thin-film transistor (RG-TFT) with a self-aligned lightly doped drain (LDD) is provided, along with a corresponding fabrication method. The method deposits an insulator overlying a substrate and etches a trench in the insulator. The trench has a bottom and sidewalls. An active silicon (Si) layer is formed overlying the insulator and trench, with a gate oxide layer over the active Si layer. A recessed gate electrode is then formed in the trench. The TFT is doped and LDD regions are formed in the active Si layer overlying the trench sidewalls. The LDD regions have a length that extends from a top of the trench sidewall, to the trench bottom, with a doping density that decreases in response to the LDD length. Alternately stated, the LDD length is directly related to the depth of the trench. | 10-09-2008 |
20080266689 | Non-stoichiometric SiOxNy optical filters - A non-stoichiometric SiO | 10-30-2008 |
20080272816 | Inverter with Four-Transistor Schmitt Trigger - A four-transistor Schmitt trigger inverter is provided. The Schmitt trigger inverter is made from an n-channel MOS (NMOS) dual-gate thin-film transistor (DG-TFT) and a p-channel MOS (PMOS) DG-TFT, both DG-TFTs having a top gate, a back gate, and source/drain regions. A (conventional) NMOS TFT has a gate connected to an NMOS DG-TFT first S/D region and a PMOS DG-TFT first S/D region. The NMOS TFT also has a first S/D region connected to the NMOS DG-TFT back gate and the PMOS DG-TFT back gate. A (conventional) PMOS TFT has a gate connected to the NMOS TFT gate, and a first S/D region connected to the NMOS TFT first S/D region. | 11-06-2008 |
20080305566 | Silicon Nanocrystal Embedded Silicon Oxide Electroluminescence Device with a Mid-Bandgap Transition Layer - A method is provided for forming a silicon (Si) nanocrystal embedded Si oxide electroluminescence (EL) device with a mid-bandgap transition layer. The method provides a highly doped Si bottom electrode, and forms a mid-bandgap electrically insulating dielectric film overlying the electrode. A Si nanocrystal embedded SiOx film layer is formed overlying the mid-bandgap electrically insulating dielectric film, where X is less than 2, and a transparent top electrode overlies the Si nanocrystal embedded SiOx film layer. The bandgap of the mid-bandgap dielectric film is about half that of the bandgap of the Si nanocrystal embedded SiOx film. In one aspect, the Si nanocrystal embedded SiOx film has a bandgap (Eg) of about 10 electronvolts (eV) and mid-bandgap electrically insulating dielectric film has a bandgap of about 5 eV. By dividing the high-energy tunneling processes into two lower energy tunneling steps, potential damage due to high power hot electrons is reduced. | 12-11-2008 |
20090033206 | Graded Junction Silicon Nanocrystal Embedded Silicon Oxide Electroluminescence Device - A silicon (Si) nanocrystal embedded Si oxide electroluminescence (EL) device and associated fabrication process are presented. The method provides a substrate bottom electrode, and forms a plurality of Si nanocrystal embedded SiOx film layers overlying the bottom electrode, where X is less than 2. Each SiOx film layer has a Si excess concentration in a range of about 5 to 30%. The outside film layers sandwich an inner film layer having a lower concentration of Si nanocrystals. Alternately stated, the outside Si nanocrystal embedded SiOx film layers have a higher electrical conductivity than a sandwiched inner film layer. A transparent top electrode is formed over the plurality of Si nanocrystal embedded SiOx film layers. The plurality of Si nanocrystal embedded SiOx film layers are deposited using a high density plasma-enhanced chemical vapor deposition (HD PECVD) process. The HD PECVD process initially deposits SiOx film layers, which are subsequently annealed. | 02-05-2009 |
20090033207 | High Quantum Efficiency Silicon Nanoparticle Embedded SiOxNy Luminescence Device - A method is provided for fabricating a high quantum efficiency silicon (Si) nanoparticle embedded SiO | 02-05-2009 |
20090040599 | Optical Waveguide Amplifier Using High Quantum Efficiency Silicon Nanocrystal Embedded Silicon Oxide - A method is provided for optical amplification using a silicon (Si) nanocrystal embedded silicon oxide (SiOx) waveguide. The method provides a Si nanocrystal embedded SiOx waveguide, where x is less than 2, having a quantum efficiency of greater than 10%. An optical input signal is supplied to the Si nanocrystal embedded SiOx waveguide, having a first power at a first wavelength in the range of 700 to 950 nm. The Si nanocrystal embedded SiOx waveguide is pumped with an optical source having a second power at a second wavelength in a range of 250 to 550 nm. As a result, an optical output signal having a third power is generated, greater than the first power, at the first wavelength. In one aspect, the third power increases in response to the length of the waveguide strip. | 02-12-2009 |
20090058266 | Fabrication of a Semiconductor Nanoparticle Embedded Insulating Film Luminescence Device - A method is provided for fabricating a semiconductor nanoparticle embedded Si insulating film for short wavelength luminescence applications. The method provides a bottom electrode, and deposits a semiconductor nanoparticle embedded Si insulating film, including the element of N, O, or C, overlying the bottom electrode. After annealing, a semiconductor nanoparticle embedded Si insulating film has a peak photoluminescence (PL) at a wavelength in the range of 475 to 750 nanometers. | 03-05-2009 |
20090078940 | Location-controlled crystal seeding - A structure with location-controlled crystallization of an active semiconductor film using a crystal seed has been provided, along with an associated fabrication method. The method forms a first semiconductor film overlying a substrate having a crystallographic orientation. Typically, the structure is polycrystalline or single-crystal. The first semiconductor film is selectively etched, forming a seed region. An insulator is formed with an opening, exposing the seed region. An amorphous second semiconductor film is formed over the insulator layer. The second semiconductor film is laser annealed, partially melting the seed region. Crystal grains are laterally grown in the second semiconductor film having the same crystallographic orientation as the seed region. In TFT fabrication an etching is typically performed to remove the second semiconductor film overlying the seed region, and a transistor active region is formed in the remaining second semiconductor film. | 03-26-2009 |
20090115311 | Fabrication of a Semiconductor Nanoparticle Embedded Insulating Film Electroluminescence Device - A method is provided for fabricating a semiconductor nanoparticle embedded Si insulating film for electroluminescence (EL) applications. The method provides a bottom electrode, and deposits a semiconductor nanoparticle embedded Si insulating film, including an element selected from a group consisting of N and C, overlying the bottom electrode. After annealing, a semiconductor nanoparticle embedded Si insulating film is formed having an extinction coefficient (k) in a range of 0.01-1.0, as measured at about 632 nanometers (nm), and a current density (J) of greater than 1 Ampere per square centimeter (A/cm | 05-07-2009 |
20090217968 | Silicon Oxide-Nitride-Carbide with Embedded Nanocrystalline Semiconductor Particles - A solar call is provided along with a method for forming a semiconductor nanocrystalline silicon insulating thin-film with a tunable bandgap. The method provides a substrate and introduces a silicon (Si) source gas with at least one of the following source gases: germanium (Ge), oxygen, nitrogen, or carbon into a high density (HD) plasma-enhanced chemical vapor deposition (PECVD) process. A SiOxNyCz thin-film embedded with a nanocrystalline semiconductor material is deposited overlying the substrate, where x, y, z≧0, and the semiconductor material is Si, Ge, or a combination of Si and Ge. As a result, a bandgap is formed in the SiOxNyCz thin-film, in the range of about 1.9 to 3.0 electron volts (eV). Typically, the semiconductor nanoparticles have a size in a range of 1 to 20 nm. | 09-03-2009 |
20090232449 | Erbium-Doped Silicon Nanocrystalline Embedded Silicon Oxide Waveguide - An erbium (Er)-doped silicon (Si) nanocrystalline embedded silicon oxide (SiOx) waveguide and associated fabrication method are presented. The method provides a bottom layer, and forms an Er-doped Si nanocrystalline embedded SiOx film waveguide overlying the bottom layer, having a minimum optical attenuation at about 1540 nanometers (nm). Then, a top layer is formed overlying the Er-doped SiOx film. The Er-doped SiOx film is formed by depositing a silicon rich silicon oxide (SRSO) film using a high density plasma chemical vapor deposition (HDPCVD) process and annealing the SRSO film. After implanting Er | 09-17-2009 |
20090250700 | Crystalline Semiconductor Stripe Transistor - A transistor with crystalline semiconductor stripes and an associated fabrication process are provided. The method provides a substrate, and deposits a semiconductor layer overlying the substrate. The semiconductor layer is irradiated using a scanning step-and-repeat laser annealing process, which agglomerates portions of the semiconductor layer. In response to cooling agglomerated semiconductor material, a transistor active semiconductor region is formed including a plurality of crystalline semiconductor stripes oriented along parallel axes. In one aspect, a channel region is formed from the plurality of oriented crystalline semiconductor stripes, and the method forms a gate dielectric overlying the channel region, with a gate electrode overlying the gate dielectric. In another aspect, forming the transistor active semiconductor region includes forming source, drain, and channel regions from the plurality of oriented crystalline semiconductor stripes. | 10-08-2009 |
20090250791 | Crystalline Semiconductor Stripes - Crystalline semiconductor stripes and an associated fabrication process are provided. The method provides an insulator substrate, and deposits a semiconductor layer overlying the insulator substrate. The semiconductor layer is irradiated using a scanning step-and-repeat laser annealing process, which agglomerates portions of the semiconductor layer. In response to cooling agglomerated semiconductor material, oriented crystalline semiconductor stripes are formed on the insulator substrate. The crystalline semiconductor stripes are aligned approximately with a straight line stripe axis overlying a top surface of the insulating substrate. Each crystalline semiconductor stripe includes a plurality of consecutive ring segments aligned with the stripe axis. The rings segments have a width about equal to the laser annealing process step distance. The crystalline semiconductor stripes typically have a top surface shape of a truncated cylinder or a parabolic cross section. | 10-08-2009 |
20090256203 | Top Gate Thin Film Transistor with Independent Field Control for Off-Current Suppression - A bottom-contacted top gate (TG) thin film transistor (TFT) with independent field control for off-current suppression is provided, along with an associated fabrication method. The method provides a substrate, and forms source and drain regions overlying the substrate, each having a channel interface top surface. A channel is interposed between the source and drain, with source and drain contact regions immediately overlying the source/drain (S/D) interface top surfaces, respectively. A first dielectric layer is formed overlying the source, drain, and channel. A first gate is formed overlying the first dielectric, having a drain sidewall located between the contact regions. A second dielectric layer is formed overlying the first gate and first dielectric. A second gate overlies the second dielectric, located over the drain contact region. | 10-15-2009 |
20090294885 | Silicon Nanoparticle Embedded Insulating Film Photodetector - A photodetector is provided with a method for fabricating a semiconductor nanoparticle embedded Si insulating film for photo-detection applications. The method provides a bottom electrode and introduces a semiconductor precursor and hydrogen. A thin-film is deposited overlying the substrate, using a high density (HD) plasma-enhanced chemical vapor deposition (PECVD) process. As a result, a semiconductor nanoparticle embedded Si insulating film is formed, where the Si insulating film includes either N or C elements. For example, the Si insulating film may be a non-stoichiometric SiO | 12-03-2009 |
20100047476 | Silicon Nanoparticle Precursor - A Si nanoparticle precursor, precursor fabrication process, and precursor deposition process are presented. The method for forming a silicon (Si) nanoparticle precursor provides a plurality of nanoparticle classes, including at least one Si nanoparticle class. The nanoparticles in each nanoparticle class are defined as having a predetermined diameter. A predetermined amount of each nanoparticle class is measured and combined. For example, a first Si nanoparticle class may be provided having a largest diameter and a second Si nanoparticle class having a second-largest diameter equal to about (0.43)×(the largest diameter). As another example, Si nanoparticle classes may foe provided having a diameter ratio of about 77:32:17. | 02-25-2010 |
20100102323 | Directionally Annealed Silicon Film Having a (100)-Normal Crystallographical Orientation - A method is provided for forming a directionally crystallized (100)-normal crystallographic orientation silicon (Si) film. The method provides a substrate including Si. An amorphous Si (a-Si) layer is formed overlying the substrate, and a silicon oxide cap layer is formed overlying the a-Si layer. In response to scanning a laser in a first direction along a top surface of the silicon oxide cap layer, the a-Si layer is transformed into a crystalline Si film having a (100)-normal crystallographic orientation, with crystal grains elongated in the first direction. That is, the crystalline Si film has grain boundaries between crystal grains, aligned in parallel with the first direction. | 04-29-2010 |
20100117704 | Four-Transistor Schmitt Trigger Inverter with Hysteresis - A four-transistor Schmitt trigger inverter is provided. The Schmitt trigger inverter is made from an n-channel MOS (NMOS) dual-gate thin-film transistor (DG-TFT) and a p-channel MOS (PMOS) DG-TFT, both DG-TFTs having a top gate, a back gate, and source/drain regions. A (conventional) NMOS TFT has a gate connected to an NMOS DG-TFT first S/D region and a PMOS DG-TFT first S/D region. The NMOS TFT also has a first S/D region connected to the NMOS DG-TFT back gate and the PMOS DG-TFT back gate. A (conventional) PMOS TFT has a gate connected to the NMOS TFT gate, and a first S/D region connected to the NMOS TFT first S/D region. | 05-13-2010 |
20100151152 | Non-Stoichiometric SiOxNy Optical Filter Fabrication - A non-stoichiometric SiO | 06-17-2010 |
20100278475 | Light Emitting Device and Planar Waveguide with Single-Sided Periodically Stacked Interface - Light emitting and waveguide devices with single-sided photonic bandgaps are provided. The light emitting device is formed from a heavily doped silicon (Si) bottom electrode, and a Si-containing dielectric layer embedded Si nanoparticles overlying the bottom electrode. A transparent indium tin oxide (ITO) top electrode overlies the Si-containing dielectric layer, and a photonic bandgap (PBG) Bragg reflector underlies the Si bottom electrode. The PBG Bragg reflector includes at least one periodic bi-layer of films with different refractive indexes. The single-sided photonic bandgap planar waveguide interface is formed from a planar waveguide and a PBG Bragg reflector underlying the planar waveguide. | 11-04-2010 |
20110075245 | Full Color Range Interferometric Modulation - A full color range analog controlled interferometric modulation device is provided. The device includes a transparent substrate, and a transparent fixed-position electrically conductive electrode with a bottom surface overlying the substrate. A transparent spacer overlies the fixed-position electrode, and an induced absorber overlies the spacer. An optically reflective electrically conductive moveable membrane overlies the induced absorber. A cavity is formed between the induced absorber and the moveable membrane having a maximum air gap dimension less than the spacer thickness. In one aspect, the distance from the top surface of the fixed-position electrode to a cavity lower surface is at least twice as great as the cavity maximum air gap dimension. In another aspect, at least one anti-reflective coating (ARC) layer is interposed between the substrate and the fixed-position electrode, and at least one ARC layer is interposed between the fixed-position electrode and the spacer. | 03-31-2011 |
20110109659 | Plasmonic Electronic Skin - A method is provided for color tuning a plasmonic device with a color tunable electronic skin. A plasmonic electronic skin is used, including a first substrate, a plasmonic structure, an electrically conductive transparent first electrode layer, an electrically conductive transparent second electrode layer, and a polymer-networked liquid crystal (PNLC) layer interposed between the first and second transparent electrode layers. In response to receiving a color tuning voltage, a full visible spectrum incident light, and a PNLC switch voltage, the plasmonic structure generates a first primary color. A primary color exhibits a single wavelength peak with a spectral full width at half magnitudes (FWHMs) in the visible spectrum of light. In response to receiving the PNLC switch voltage between the first and second electrode layers, the PNLC layer passes incident light. | 05-12-2011 |
20110109821 | Plasmonic Device Tuned using Liquid Crystal Molecule Dipole Control - A plasmonic display device is provided with liquid crystal dipole molecule control. The device is made from a first set of electrodes including at least one electrically conductive top electrode and at least one electrically conductive bottom electrode capable of generating a first electric field in a first direction. A second set of electrodes, including an electrically conductive right electrode and an electrically conductive left electrode, is capable of generating a second electric field in a second first direction. A dielectric layer overlies the bottom electrode, made from a liquid crystal material with molecules having dipoles responsive to an electric field. A plasmonic layer, including a plurality of discrete plasmonic particles, is interposed between the first and second set of electrodes and in contact with the dielectric layer. In one aspect, the plasmonic layer is embedded in the dielectric layer. | 05-12-2011 |
20110109845 | Plasmonic Device Tuned Using Elastic and Refractive Modulation Mechanisms - A plasmonic display device is provided having dual modulation mechanisms. The device has an electrically conductive bottom electrode that may be either transparent or reflective. A dielectric layer overlies the bottom electrode, made from an elastic polymer material having a refractive index responsive to an electric field. An electrically conductive top electrode, either transparent or reflective, overlies the dielectric layer. A plasmonic layer, including a plurality of discrete plasmonic particles, is interposed between the top and bottom electrodes and in contact with the dielectric layer. In one aspect, the plasmonic layer is embedded in the dielectric layer. Alternately, the plasmonic layer overlies the bottom (or top) electrode. Then, the dielectric layer overlies the plasmonic layer particles and exposed regions of the bottom electrode between the first plasmonic layer particles. | 05-12-2011 |
20110109854 | Color-Tunable Plasmonic Device with a Partially Modulated Refractive Index - A color-tunable plasmonic device is provided with a partially modulated refractive index. A first dielectric layer overlies a bottom electrode, and has a refractive index non-responsive to an electric field. A second dielectric layer overlies the first dielectric layer, having a refractive index responsive to an electric field. An electrically conductive top electrode overlies the second dielectric layer. A plasmonic layer including a plurality of discrete plasmonic particles is interposed between the top and bottom electrodes. In one aspect, the plasmonic layer is interposed between the first and second dielectric layers. In a second aspect, the plasmonic layer is interposed between the first dielectric layer and the bottom electrode. In a third aspect, a first plasmonic layer is interposed between the first dielectric layer and the bottom electrode, and a second plasmonic layer of discrete plasmonic particles is interposed between the first dielectric layer and the second dielectric layer. | 05-12-2011 |
20110109870 | Optical Spectrum Splitting for Black Color Display - A display device is provided for reflecting a black color, as enabled by an optical splitting photonic liquid crystal waveguide. Sets of top and bottom electrodes are formed in a periodic pattern. A first dielectric layer overlies the set of bottom electrodes, made from a liquid crystal (LC) material with molecules having dipoles responsive to an electric field. A plasmonic layer, including a plurality of discrete plasmonic particles, is interposed between the sets of top and bottom electrodes, and is in contact with the first dielectric layer. A voltage potential is applied between the top and bottom electrodes, generating an electric field. Dipole local orientation and non-orientation regions are created in the liquid crystal molecules in response to the electric field, and a wavelength of light outside the visible spectrum is reflected in response to optical spectrum splitting of the incident light. | 05-12-2011 |
20110109956 | Plasmonic Device Tuned Using Physical Modulation - A plasmonic display device is provided that uses physical modulation mechanisms. The device is made from an electrically conductive bottom electrode and a first dielectric layer overlying the bottom electrode. The first dielectric layer is a piezoelectric material having an index of expansion responsive to an electric field. An electrically conductive top electrode overlies the first dielectric layer. A first plasmonic layer, including a plurality of discrete plasmonic particles, is interposed between the top and bottom electrodes and in contact with the first dielectric layer. In one aspect, the plasmonic particles are an expandable polymer material covered with a metal coating having a size responsive to an electric field. | 05-12-2011 |
20120012835 | Metal Oxide Semiconductor Thin Film Transistors - A top gate and bottom gate thin film transistor (TFT) are provided with an associated fabrication method. The TFT is fabricated from a substrate, and an active metal oxide semiconductor (MOS) layer overlying the substrate. Source/drain (S/D) regions are formed in contact with the active MOS layer. A channel region is interposed between the S/D regions. The TFT includes a gate electrode, and a gate dielectric interposed between the channel region and the gate electrode. The active MOS layer may be ZnOx, InOx, GaOx, SnOx, or combinations of the above-mentioned materials. The active MOS layer also includes a primary dopant such as H, K, Sc, La, Mo, Bi, Ce, Pr, Nd, Sm, Dy, or combinations of the above-mentioned dopants. The active MOS layer may also include a secondary dopant. | 01-19-2012 |
20120015147 | Solution Process for Fabricating a Textured Transparent Conductive Oxide (TCO) - A solution process is provided for forming a textured transparent conductive oxide (TCO) film. The process provides a substrate, and forms a first layer on the substrate of metal oxide nanoparticles such as ZnO, In | 01-19-2012 |
20120015501 | Silicon Surface Modification for the Electrochemical Synthesis of Silicon Particles in Suspension - A process of silicon (Si) surface modification is provided for the electrochemical synthesis of Si particles in suspension. The process begins with a Si first substrate with a surface, and forms Si particles attached to the surface. Hydrogen-terminated Si particles are created and the first substrate is immersed in a hexane/1-octene (1/1 volume ratio) solution with a catalytic amount of chloroplatinic acid (H | 01-19-2012 |
20120139958 | Touch-Enabled Plasmonic Reflective Display - An electrical pressure-sensitive reflective display includes an array of display pixels, each with a transparent top surface, first electrode, second electrode, an elastic polymer medium, and metallic nanoparticles distributed in the elastic polymer medium. When a first voltage potential is applied between the first and second electrodes of each display pixel, a first color is reflected from the incident spectrum of light, assuming no pressure is applied on the top surface of each display pixel. When the top surface of a first display pixel is deformed in response to an applied pressure, the elastic polymer medium in the first display pixel is compressed, decreasing the metallic nanoparticle-to-metallic nanoparticle mean distance in the first display pixel. In response to decreasing the metallic nanoparticle-to-metallic nanoparticle mean distance, the color reflected from the incident spectrum of light by the second display pixel is changed from the first color to second color. | 06-07-2012 |
20120200817 | Plasmonic Reflective Display Fabricated using Anodized Aluminum Oxide - A method is provided for forming a reflective plasmonic display. The method provides a substrate and deposits a bottom dielectric layer. A conductive film is deposited overlying the bottom dielectric layer. A hard mask is formed with nano-size openings overlying the conductive film. The conductive film is plasma etched via nano-size openings in the hard mask, stopping at the dielectric layer. After removing the hard mask, a conductive film is left with nano-size openings to the dielectric layer. Metal is deposited in the nano-size openings, creating a pattern of metallic nanoparticles overlying the dielectric layer. Then, the conductive film is removed. The hard mask may be formed by conformally depositing an Al film overlying the conductive film and anodizing the Al film, creating a hard mask of porous anodized Al oxide (AAO) film. The porous AAO film may form a short-range hexagonal, and long-range random order hole patterns. | 08-09-2012 |
20120262778 | Physical Modulation Tuned Plasmonic Device - A plasmonic display device is provided that uses physical modulation mechanisms. The device is made from an electrically conductive bottom electrode and a first dielectric layer overlying the bottom electrode. The first dielectric layer is a piezoelectric material having an index of expansion responsive to an electric field. An electrically conductive top electrode overlies the first dielectric layer. A first plasmonic layer, including a plurality of discrete plasmonic particles, is interposed between the top and bottom electrodes and in contact with the first dielectric layer. In one aspect, the plasmonic particles are an expandable polymer material covered with a metal coating having a size responsive to an electric field. | 10-18-2012 |
20120274231 | Colloidal Silicon Quantum Dot Visible Spectrum Light-Emitting Diode - A method is provided for fabricating a colloidal silicon quantum dot (SiQD) visible spectrum light-emitting diode (LED). The method begins with a transparent first electrode, and a hole-injection layer is formed overlying the first electrode. A hole-transport layer is formed overlying the hole-injection layer, and a SiQD layer overlies the hole-transport layer, where each SiQD has a diameter of less than about 6 nanometers (nm). An electron-transport layer is formed overlying the SiQD layer, and a second electrode is formed overlying the electron-transport layer. | 11-01-2012 |
20120287362 | Plasmonic In-Cell Polarizer - A plasmonic polarizer and a method for fabricating the plasmonic polarizer are provided. The method deposits alternating layers of non-metallic film and metal, forming a stack. A hard mask is formed overlying the stack. The hard mask comprises structures having dimensions and periods between adjacent structures less than a first length, where the first length is equal to (a first wavelength of light/2). The stack is etched through openings in the hard mask to form pillar stacks of alternating non-metallic and metal layers having the dimensions of the hard mask structures. Then, the hard mask structures are removed. In one aspect, subsequent to removing the hard mask structures, the spaces between the pillar stacks are filled with a dielectric material. | 11-15-2012 |
20120313860 | Metallic Nanoparticle Pressure Sensor - An electrical pressure sensor is provided with a method for measuring pressure applied to a sensor surface. The method provides an electrical pressure sensor including a sealed chamber with a top surface, first electrode, second electrode, an elastic polymer medium, and metallic nanoparticles distributed in the elastic polymer medium. When the top surface of the sensor is deformed in response to an applied pressure, the elastic polymer medium is compressed. In response to decreasing the metallic nanoparticle-to-metallic nanoparticle mean distance between metallic nanoparticles, the electrical resistance is decreased between the first and second electrodes through the elastic polymer medium. | 12-13-2012 |
20130315534 | ULTRA-THIN WAVEGUIDE WITH CONTROLLED LIGHT EXTRACTION - A system and method are provided for using bubble structures to control the extraction of light from a waveguide top surface. The method determines a maximum angle (α) of light propagation through a waveguide medium relative to a first horizontal direction parallel to a waveguide top surface. A plurality of bubble structures is provided having a refractive index less than the waveguide medium. The bubble structures have a base, and sides formed at an acute angle upwards with respect to the base. The bubble structure bases are separated by gap (W), have a height (H), and have a top separated from a waveguide top surface by a space (h). The method varies the gap (W), the height (H), and the space (h). In response, the intensity of light extraction at even the maximum angle (α) of light propagation, can be controlled from the waveguide top surface. | 11-28-2013 |
20130317784 | Method for the Design of Uniform Waveguide Light Extraction - A system and method are provided for designing a waveguide with uniform light extraction. Due to the complex nature of the calculations required, the method may be enabled as a set of software instructions, stored as a sequence of steps in a non-transitory memory for execution by a processor. The method accepts parameters for a waveguide panel, light sources, and light extraction features associated with the waveguide panel. Also accepted as an input are target light extraction goals. The method divides the waveguide panel into n subpanels, where n is an integer greater than 1. For each subpanel, waveguide propagation restrictions are defined. The light extraction features are modeled for each subpanel in response to the target extraction goals, and the waveguide, panel is designed using the light extraction features modeled for each subpanel. | 11-28-2013 |
20140140054 | Multi-Structure Pore Membrane and Pixel Structure - Methods are provided for fabricating a multi-structure pore membrane. In one method, an anodized aluminum oxide (AAO) template is formed with an array of pores exposing underlying regions of a conductive layer top surface. A plurality of photoresist layers is patterned to sequentially expose a plurality of AAO template sections. Each exposed AAO template section is sequentially etched to widen pore diameters, so that each AAO template section may be associated with a corresponding unique pore diameter. A target material is deposited in the pores of the AAO template and, as a result, an array of target material structures is formed on the top surface, where the target material structures associated with each AAO template section have a corresponding diameter. Also provided is a multi-structure pixel device formed with subpixels having different structure dimensions. | 05-22-2014 |
20140168742 | Air Stable, Color Tunable Plasmonic Structures for Ultraviolet (UV) and Visible Wavelength Applications - A plasmonic optical device is provided operating in near ultra violet (UV) and visible wavelengths of light. The optical device is made from a substrate and nanoparticles. The nanoparticles have a core with a negative real value relative permittivity of absolute value greater than 10 in a first range of wavelengths including near UV and visible wavelengths of light, and a shell with an imaginary relative permittivity of less than 5 in the first range of wavelengths. A dielectric overlies the substrate, and is embedded with the nanoparticles. If the substrate is reflective, a reflective optical filter is formed. If the substrate is transparent, the filter is transmissive. In one aspect, the dielectric is a tunable medium (e.g., liquid crystal) having an index of refraction responsive to an electric field. The tunable medium is interposed between a first electrode and a second electrode. | 06-19-2014 |