Patent application number | Description | Published |
20080251385 | PLATING APPARATUS - A plating method and apparatus for a substrate fills a metal, e.g., copper, into a fine interconnection pattern formed in a semiconductor substrate. The apparatus has a substrate holding portion | 10-16-2008 |
20080256550 | Parallel processing system by OS for single processor - The present invention relates to a parallel processing system by an OS for single processor capable of operating an OS for single processor and an existing application on a multiprocessor and achieving parallel processing by a multiprocessor with respect to the application, wherein the multiprocessor are logically divided into two groups, i.e., a first processor side and a second processor side, and units of work that are parallelizable within the application operating on the processors on the first processor side are controlled as new units of work on the processors on the second processor side. | 10-16-2008 |
20080296165 | PLATING APPARATUS - A plating method and apparatus for a substrate fills a metal, e.g., copper, into a fine interconnection pattern formed in a semiconductor substrate. The apparatus has a substrate holding portion | 12-04-2008 |
20080318417 | METHOD OF FORMING RUTHENIUM FILM FOR METAL WIRING STRUCTURE - A method of depositing a ruthenium(Ru) thin film on a substrate in a reaction chamber, includes: (i) supplying a gas of a ruthenium precursor into the reaction chamber so that the gas of the ruthenium precursor is adsorbed onto the substrate, wherein the ruthenium precursor a ruthenium complex contains a non-cyclic dienyl; (ii) supplying an excited reducing gas into the reaction chamber to activate the ruthenium precursor adsorbed onto the substrate; and (iii) repeating steps (i) and (ii), thereby forming a ruthenium thin film on the substrate. | 12-25-2008 |
20090119541 | Information Processing Device, Recovery Device, Program and Recovery Method - The information processing device which recovers a domain developing a fault caused by added application and device driver while maintaining security and reliability includes a plurality of processors, wherein the plurality of processors form a plurality of domains according to processing contents to be executed, and the processors in different domains communicate with each other through a communication unit, and which further includes a recovery unit for executing, for a domain developing a fault, failure recovery processing based on a failure recovery request notified by the domain and a recovery condition set in advance for each domain. | 05-07-2009 |
20090240980 | INFORMATION PROCESSING DEVICE AND FAILURE CONCEALING METHOD THEREFOR - An information processing device comprises a plurality of processing units on which OSs and execution environments operate, and shared peripheral devices shared by the plurality of processing units. The information processing device is provided with a failure concealing device for concealing a failure which has occurred in a processing unit. The failure concealing device determines a substitutional processing unit that will act as a substitute for a failed processing unit so that the OS and execution environment which have operated on the failed processing unit will operate on the substitutional processing unit, switches the OS and execution environment which have operated on the failed processing unit so that they will operate on the substitutional processing unit, and switches a shared resource used by the failed processing unit such that it is available to the substitutional processing unit. | 09-24-2009 |
20090247142 | INFORMATION COMMUNICATION PROCESSING DEVICE, INFORMATION COMMUNICATION TERMINAL, INFORMATION COMMUNICATION SYSTEM, FUNCTION SWITCHING METHOD AND FUNCTION SWITCHING PROGRAM - Provided is the information communication processing device capable of executing terminal function switching control in linkage with an external communication content on one information communication processing device based on the external communication content without a problem in switching. The information communication processing device has at least one information processing device having a plurality of function environments for executing an application, and a switching control unit for switching a function environment, in which the switching control unit determines a function environment to be switched based on contents of communication with the outside of the information communication processing device and sets context of the function environment to be switched at context of a function environment being executed, thereby executing switching to the function environment to be switched. | 10-01-2009 |
20100070802 | SEMICONDUCTOR INTEGRATED CIRCUIT AND TESTING METHOD THEREFOR - A semiconductor integrated circuit comprises a plurality of cores ( | 03-18-2010 |
20100077259 | APPARATUS AND METHOD FOR PERFORMING A SCREENING TEST OF SEMICONDUCTOR INTEGRATED CIRCUITS - An apparatus for performing a screening test of a semiconductor integrated circuit is disclosed, the semiconductor integrated circuit comprising a plurality of processors each having an output signal for instruction execution information, and the processors being programmatically operable. The apparatus for performing a screening test of a semiconductor integrated circuit comprises: an instruction/data signal synchronization circuit for synchronizing the supplying of instructions to said respective processors and for synchronizing the supplying of data to said respective processors; and a trace comparison circuit for comparing instruction execution information that are output from the respective processors to determine whether or not any of said processors has output different instruction execution information. | 03-25-2010 |
20100100706 | MULTIPLE PROCESSOR SYSTEM, SYSTEM STRUCTURING METHOD IN MULTIPLE PROCESSOR SYSTEM AND PROGRAM THEREOF - For flexibly setting up an execution environment according to contents of processing to be executed while taking stability or a security level into consideration, the multiple processor system includes the execution environment main control unit | 04-22-2010 |
20100100886 | TASK GROUP ALLOCATING METHOD, TASK GROUP ALLOCATING DEVICE, TASK GROUP ALLOCATING PROGRAM, PROCESSOR AND COMPUTER - Even if a multiprocessor includes an uneven performance core, an inoperative core or a core that does not satisfy such a performance as designed but if the contrivance of task allocation can satisfy the requirement of an application to be executed, the multiple processors are shipped. In a task group allocation method for allocating, to a processor having a plurality of cores, task groups included in an application for the processor to execute, a calculation section measures performances and disposition patterns of the cores, generates a restricting condition associating the measured performances and disposition patterns of the cores with information indicating whether the application can be executed, and, with reference to the restricting condition, reallocates to the cores, the task groups that have previously been allocated to the cores. | 04-22-2010 |
20100153784 | SEMICONDUCTOR INTEGRATED CIRCUITS AND METHOD OF DETECTING FAULTS OF PROCESSORS - A semiconductor integrated circuit comprising a processor having an output signal of instruction log information and being operable in a program in memory is disclosed. The semiconductor integrated circuit comprises trace determination circuit for comparing an instruction code that corresponds to the instruction log information from a processor with an instruction code that is read from the memory to detect faults. | 06-17-2010 |
20100172366 | SEMICONDUCTOR INTEGRATED CIRCUIT AND FILTER CONTROL METHOD - A semiconductor integrated circuit of the invention comprises a plurality of cores, and an interconnecting network including adaptors connected to each of the cores and a plurality of routers connecting the adaptors to communicate therebetween. The adaptors keep delivery information indicating a delivery condition of a request signal received from the cores and control delivery of the request signal received from the cores in accordance with the delivery information. | 07-08-2010 |
20100183015 | SEMICONDUCTOR INTEGRATED CIRCUIT AND FILTER CONTROL METHOD - A semiconductor integrated circuit of the invention comprises a plurality of cores, and an interconnecting network including adaptors connected to each of the cores and a plurality of routers connecting the adaptors to communicate therebetween. Transmission side adaptors store first delivery information, and control delivery of the request signal to be received from the first core in accordance with the first delivery information. Reception side adaptors store second delivery information, and control delivery of the request signal to be received through the interconnecting network to the second core in accordance with the second delivery information. The first delivery information and the second delivery information are hierarchically set. | 07-22-2010 |
20100199052 | INFORMATION PROCESSING APPARATUS, EXECUTION ENVIRONMENT TRANSFERRING METHOD AND PROGRAM THEREOF - Provided is an information processing device which enables transfer of an execution environment in a short time period without degrading basic performance of an execution environment and without requiring a large amount of memory. | 08-05-2010 |
20110202697 | Information Processor and Information Processing Method - An information processor includes: a plurality of master cores, a plurality of slave cores, a plurality of slave adapters each connected to a respective slave core of the plurality of slave cores, and an interconnected network for connecting the master cores and slave adapters by way of a plurality of router nodes. The slave adapters compare a first access request transmitted by a first master core among the plurality of master cores and a second access request transmitted by a second master core other than the first master core among the plurality of master cores based on a request from the first master core and a request from the second master core, and transmit the first access request or the second access request to the slave core that is connected to the slave adapter when the first access request and the second access request match. | 08-18-2011 |
20110280250 | Semiconductor integrated circuit system and packet transmission control method in semiconductor integrated circuit - A semiconductor integrated circuit includes: a plurality of cores connected with each other via an interconnection network; and a plurality of routers arranged on the interconnection network. Each router includes a transfer table, and each entry of the transfer table designates an output destination of a packet matching a match condition. The each router searches the transfer table upon receiving a reception packet, and, when there is a hit entry matching the reception packet in the transfer table, transfers the reception packet to an output destination designated by the hit entry. The path control circuit dynamically determines a transmission path of a packet from a source core to a destination core, and instructs each router on the determined transmission path to set the transfer table so that a packet transmission is carried out along the determined transmission path. | 11-17-2011 |
20120030377 | INFORMATION PROCESSING SYSTEM, INFORMATION COMPRESSION DEVICE, INFORMATION DECOMPRESSION DEVICE, INFORMATION PROCESSING METHOD, AND PROGRAM - In order to improve the compression rate for configuration information including address information and data information when transmitting or storing configuration information which includes addresses and data having differing characteristics, an information compression device is provided with a compressor which receives as input and compresses the configuration information provided with the addresses and data, and a compressed information storage module for storing the configuration information which is compressed, that is, compressed configuration information, as the information to be decompressed for the user, said compressor including an information separating module for separating the configuration information into address information and data information, an address compressor and data compressor which separately compress the separated address information and data information, and a compressed information outputting module for combining the compressed address information and data information and outputting the result as compressed configuration information. | 02-02-2012 |
20120099626 | COMPRESSED DATA TRANSCEIVER APPARATUS, DATA COMPRESSOR DEVICE, COMPRESSED DATA RECEIVER DEVICE AND DATA COMPRESSION METHOD - To provide a data compression method that can achieve a high data compression ratio and does not require a buffer circuit or only requires a buffer circuit having a small storage capacity at a receiving side. A data compressor device has an adjustment and compression tool operable to switch a plurality of code words having different code lengths and compress input data at a rate that does not exceed a predetermined receiving speed. | 04-26-2012 |
20120166721 | SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE, METHOD OF CONTROLLING SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE, AND CACHE DEVICE - There are provided a semiconductor integrated circuit device, a method of controlling a semiconductor integrated circuit device, and a cache device capable of efficiently implementing power saving, wherein the cache device includes a low-voltage operation enabling cache ( | 06-28-2012 |
20120173604 | DATA CENTER SYSTEM, RECONFIGURABLE NODE, RECONFIGURABLE NODE CONTROLLING METHOD AND RECONFIGURABLE NODE CONTROL PROGRAM - A data center system, comprises a plurality of nodes, and a reconfigurable node which executes processing in response to a processing request from the plurality of nodes and which can be shared by the plurality of nodes. The reconfigurable node includes at least one server including at least one device which executes processing according to the processing request, and a control device which allocates, in response to a processing request from a calculation node and a communication node, processing corresponding to the processing request to the device of the server. | 07-05-2012 |
20120309883 | RELEASE AGENT COMPOSITION - The present invention provides a release agent composition which can impart moderate adhesion and releasability to the surface of articles such as protective materials for adhesive face of repositional notes, pressure-sensitive adhesive sheets and tapes, release films and release paper, and which has a low environmental burden, and its production process. | 12-06-2012 |
20130311647 | CENTRAL CONTROL VERIFYING APPARATUS, CENTRAL CONTROL VERIFICATION PROGRAM, AND CENTRAL CONTROL VERIFYING METHOD - A central control verifying apparatus includes a plurality of quasi switches respectively corresponding to a plurality of switches in a network; a connection data managing section which manages connection data between the plurality of switches; and a verifying section. Each of the plurality of quasi switches is communicably connected with the network central control section through a control link. A requesting quasi switch of the plurality of quasi switch transmits a route setting request to the network central control section. A target quasi switch of the plurality of quasi switches receives the route indication data generated in response to the route setting request from the network central control section. The verifying section refers to the connection data and the route indication data received by the target quasi switch to verify whether or not a desired route setting is performed according to the route setting request by the network central control section. | 11-21-2013 |
20140208334 | COMPUTATION DEVICE AND COMPUTATION EXECUTION METHOD - A computation device includes a data path element ( | 07-24-2014 |
20150067704 | COMPUTATION DEVICE, COMPUTATION METHOD, AND COMPUTATION PROGRAM STORAGE MEDIUM - A computation device is provided with an event identification unit which receives a first event and outputs an event ID associated with an event type; a computation interim result retaining unit which receives the event ID and outputs a first computation interim result associated with the event ID; and a time-series computation processing unit which receives the first event and the first computation interim result, performs computation processing, and outputs a second event and a second computation interim result. The computation interim result retaining unit receives the second computation interim result, and retains the second computation interim result and the event ID in association with each other. | 03-05-2015 |